### **Explicitly Parallel Platforms** - Explicit Parallelism, Task Parallelism - Mostly in the order of >> 10 - Requires active involvement of the programmer and / or compiler (no free lunch) - Requires additional program constructs - Requires new programming paradigms ## Flynn's Taxonomy - Processing units in parallel computers either operate under the centralized control of a single control unit or work independently. - If there is a single control unit that dispatches the same instruction to various processors (that work on different data), the model is referred to as single instruction stream, multiple data stream (SIMD). - If each processor has its own control control unit, each processor can execute different instructions on different data items. This model is called multiple instruction stream, multiple data stream (MIMD). #### SIMD and MIMD architectures A typical SIMD architecture (a) and a typical MIMD architecture (b). #### **SIMD Processors** - The same instruction on different processors (functional units). Execution is tightly synchronized. - Some of the earliest parallel computers such as the Illiac IV, MPP, DAP, CM-2, and MasPar MP-1 belonged to this class of machines. - Variants of this concept have found use in co-processing units such as the MMX units in Intel processors and GPU's like NVIDIA. - SIMD relies on the regular structure of computations (such as those in image processing). - It is often necessary to selectively turn off operations on certain data items. For this reason, most SIMD programming paradigms allow for an ``activity mask'', which determines if a processor should participate in a computation or not. #### **MIMD** Processors - In contrast to SIMD processors, MIMD processors can execute different programs on different processors. - A variant of this, called single program multiple data streams (SPMD) executes the same program on different processors. - It is easy to see that SPMD and MIMD are closely related in terms of programming flexibility and underlying architectural support. - Examples of such platforms include current generation Sun Ultra Servers, SGI Origin Servers, multiprocessor PCs, workstation clusters, and the IBM SP. ### SIMD-MIMD Comparison - SIMD computers require less hardware than MIMD computers (single control unit). - However, since SIMD processors are tightly synchronized and therefore specially designed, they tend to be expensive and have long design cycles. (NVIDIA forms an exception to this, WHY?) - Not all applications are naturally suited to SIMD processors. - In contrast, platforms supporting the MIMD/SPMD paradigm can be built from inexpensive off-the-shelf components with relatively little effort in a short amount of time. - Not all applications are naturally suited to SIMD processors. - MIMD/SPMD platforms have relatively large communication overhead, therefore ask for large grain parallelism. #### Communication Model of Parallel Platforms - There are two primary forms of data exchange between parallel tasks - accessing a shared data space and exchanging messages. - Platforms that provide a shared data space are called shared-address-space machines or multiprocessors. - Platforms that support messaging are also called message passing platforms or multicomputers. ### Shared-Address-Space Platforms - Part (or all) of the memory is accessible to all processors. - Processors interact by modifying data objects stored in this shared-address-space. - If the time taken by a processor to access any memory word in the system global is identical, the platform is classified as a uniform memory access machine (UMA). If this is not the case then we refer to a non-uniform memory access (NUMA) machine. #### NUMA and UMA Shared-Address-Space Platforms Typical shared-address-space architectures: (a) Uniform-memory access shared-address-space computer; (b) Uniform-memory-access shared-address-space computer with caches and memories; (c) Non-uniform-memory-access shared-address-space computer with local memory only. #### **Programming Consequences** - In contrast to UMA platforms, NUMA machines require locality from underlying algorithms for performance. - Programming Shared-Address-Space platforms is easier since reads and writes are implicitly visible to other processors. - However, read-write data to shared data must be coordinated. - Caches in such machines require coordinated access to multiple copies. This leads to the cache coherence problem. - A weaker model of these machines provides an address map, but not coordinated access. These models are called non cache coherent shared address space machines. # Shared-Address-Space vs. Shared Memory Machines - We refer to Shared-Address-Space Platforms as a programming abstraction and to Shared Memory Machines as a physical machine attribute. - It is possible to provide a shared address space using a physically distributed memory. ### Message-Passing Platforms - These platforms comprise of a set of processors and their own (exclusive) memory. - Instances of such a view come naturally from clustered workstations and non-sharedaddress-space multi-computers. - These platforms are programmed using (variants of) send and receive primitives. - Libraries such as MPI and PVM provide such primitives. # Message Passing vs. ### Shared Address Space Platforms - Message passing requires little hardware support, other than a network. - Shared address space platforms can easily emulate message passing. The reverse is more difficult to do (in an efficient manner). # Interconnection Networks for Parallel Computers - Interconnection networks carry data between processors and to memory. - Interconnects are made of switches and links (wires, fiber). - Interconnects are classified as static or dynamic. - Static networks consist of point-to-point communication links among processing nodes and are also referred to as direct networks. - Dynamic networks are built using switches and communication links. Dynamic networks are also referred to as indirect networks. # Static and Dynamic Interconnection Networks Classification of interconnection networks: (a) a static network; and (b) a dynamic network. ### **Network Topologies** - A variety of network topologies have been proposed and implemented. - These topologies tradeoff performance for cost. - Commercial machines often implement hybrids of multiple topologies for reasons of packaging, cost, and available components. ### Network Topologies: Buses - Some of the simplest and earliest parallel machines used buses. - All processors access a common bus for exchanging data. - The distance between any two nodes is O(1) in a bus. The bus also provides a convenient broadcast media. - However, the bandwidth of the shared bus is a major bottleneck. - Typical bus based machines are limited to dozens of nodes. Sun (Cray) servers and Intel Core based sharedbus multiprocessors are examples of such architectures. ### Network Topologies: Buses Bus-based interconnects (a) with no local caches; (b) with local memory/caches. Since much of the data accessed by processors is local to the processor, a local memory can improve the performance. #### Network Topologies: Crossbars A crossbar network uses an $p \times m$ grid of switches to connect p inputs to m outputs in a non-blocking manner. A completely non-blocking crossbar network connecting *p* processors to b memory banks. ### Network Topologies: Crossbars - The cost of a crossbar of p processors grows as $O(p^2)$ . - This is generally difficult to scale for large values of p. - Examples of machines that employ crossbars include the Sun Ultra HPC 10000 and the Fujitsu VPP500. # Network Topologies: Multistage Networks - Crossbars have excellent performance scalability but poor cost scalability. - Buses have excellent cost scalability, but poor performance scalability. - Multistage interconnects strike a compromise between these extremes. #### Network Topologies: Multistage Networks The schematic of a typical multistage interconnection network. # Network Topologies: Multistage Omega Network - One of the most commonly used multistage interconnects is the Omega network. - This network consists of log p stages, where p is the number of inputs/outputs. - At each stage, input i is connected to output j: $$j = \begin{cases} 2i, & 0 \le i \le p/2 - 1 \\ 2i + 1 - p, & p/2 \le i \le p - 1 \end{cases}$$ #### Network Topologies: Omega Network Each stage of the Omega network implements a perfect shuffle as follows: A perfect shuffle interconnection for eight inputs and outputs. #### Network Topologies: Multistage Omega Network - The perfect shuffle patterns are connected using 2×2 switches. - The switches operate in two modes: crossover or pass-through (switch bit position or not). (a) Pass-through; (b) Cross-over. # Network Topologies: Multistage Omega Network A complete Omega network with the perfect shuffle interconnects and switches can now be illustrated: A complete omega network connecting eight inputs and eight outputs. An omega network has $p/2 \times log p$ switching nodes. # Network Topologies: Completely Connected Network - Each processor is connected to every other processor. - The number of links in the network scales as $O(p^2)$ . - While the performance scales very well, the hardware complexity is not realizable for large values of p. - In this sense, these networks are static counterparts of crossbars. # Network Topologies: Completely Connected and Star Connected Networks (a) A completely-connected network of eight nodes;(b) a star connected network of nine nodes. ### Network Topologies: Star Connected Network - Every node is connected only to a common node at the center. - Distance between any pair of nodes is O(1). However, the central node becomes a bottleneck. - In this sense, star connected networks are static counterparts of buses. # Network Topologies: Linear Arrays, Meshes, and *k-d* Meshes - In a linear array, each node has two neighbors, one to its left and one to its right. If the nodes at either end are connected, we refer to it as a 1-D torus or a ring. - A generalization to 2 dimensions has nodes with 4 neighbors, to the north, south, east, and west. - A further generalization to *d* dimensions has nodes with *2d* neighbors. - A special case of a d-dimensional mesh is a hypercube. Here, d = log p, where p is the total number of nodes. #### Network Topologies: Two- and Three Dimensional Meshes Two and three dimensional meshes: (a) 2-D mesh with no wraparound; (b) 2-D mesh with wraparound link (2-D torus); and (c) a 3-D mesh with no wraparound. # Network Topologies: Hypercubes and their Construction Construction of hypercubes from hypercubes of lower dimension. #### Properties of Hypercubes - The distance between any two nodes is at most log p. - Each node has log p neighbors. - The distance between two nodes is given by the number of bit positions at which the two nodes differ. #### Network Topologies: Tree-Based Networks Complete binary tree networks: (a) a static tree network; and (b) a dynamic tree network. #### Network Topologies: Tree Properties - The distance between any two nodes is no more than *2logp*. - Links higher up the tree potentially carry more traffic than those at the lower levels. - For this reason, a variant called a fat-tree, fattens the links as we go up the tree. - Trees can be laid out in 2D with no wire crossings $\Omega$ ( $\forall n \log n$ ). ### Network Topologies: Fat Trees A fat tree network of 16 processing nodes. ### Evaluating Static Interconnection Networks - Diameter: The distance between the farthest two nodes in the network. The diameter of a linear array is p-1, that of a mesh is $2(\sqrt{p}-1)$ , that of a tree and hypercube is $\log p$ , and that of a completely connected network is O(1). - Bisection Width: The minimum number of wires you must cut to divide the network into two equal parts. The bisection width of a linear array and tree is 1, that of a mesh is $\sqrt{p}$ , that of a hypercube is p/2 and that of a completely connected network is $p^2/4$ . - Arc connectivity: The minimum number of edges (arcs) that need to be removed to make the graph disconnected. - Vertex connectivity: The minimum number of vertices (nodes) that need to be removed to make the graph disconnected. - Cost: The number of links or switches (whichever is asymptotically higher) is a meaningful measure of the cost. However, a number of other factors, such as the ability to layout the network, the length of wires, etc., also factor in to the cost. ### Evaluating Static Interconnection Networks | Network | Diameter | Bisection<br>Width | Arc<br>Connectivity | Cost<br>(No. of links) | |-----------------------------------------|------------------------------|--------------------|---------------------|------------------------| | Completely-connected | 1 | $p^{2}/4$ | p - 1 | p(p-1)/2 | | Star | 2 | 1 | 1 | p-1 | | Complete binary tree | $2\log((p+1)/2)$ | 1 | 1 | p-1 | | Linear array | p-1 | 1 | 1 | p-1 | | 2-D mesh, no wraparound | $2(\sqrt{p}-1)$ | $\sqrt{p}$ | 2 | $2(p-\sqrt{p})$ | | 2-D wraparound mesh | $2\lfloor \sqrt{p}/2 floor$ | $2\sqrt{p}$ | 4 | 2p | | Hypercube | $\log p$ | p/2 | $\log p$ | $(p \log p)/2$ | | Wraparound <i>k</i> -ary <i>d</i> -cube | $d\lfloor k/2\rfloor$ | $2k^{d-1}$ | 2d | dp | # Evaluating Dynamic Interconnection Networks | Network | Diameter | Bisection<br>Width | Arc<br>Connectivity | Cost<br>(No. of links) | |---------------|-----------|--------------------|---------------------|------------------------| | Crossbar | 1 | p | 1 | $p^2$ | | Omega Network | $\log p$ | p/2 | 2 | p/2 | | Dynamic Tree | $2\log p$ | 1 | 2 | p-1 | #### ADDITIONAL CONSIDERATIONS # Data (Cache) Coherence in Multiprocessor Systems - Interconnects provide basic mechanisms for data transfer. - In the case of shared address space machines, additional hardware is required to coordinate access to data that might have multiple copies in the network. - When the value of a variable is changes, all its copies must either be invalidated or updated. - If a processor just reads a value once and does not need it again, an update protocol may generate significant overhead. - Both protocols suffer from false sharing overheads (two words that are not shared, however, they lie on the same cache line). - Most current machines use invalidate protocols. - Two forms of invalidate protocols: Snoopy and Directory Based. ### Message Passing Costs in Parallel Computers - The total time to transfer a message over a network comprises of the following: - Startup time $(t_s)$ : Time spent at sending and receiving nodes (executing the routing algorithm, programming routers, etc.). - Per-hop time $(t_h)$ : This time is a function of number of hops and includes factors such as switch latencies, network delays, etc. - Per-word transfer time ( $t_w$ ): This time includes all overheads that are determined by the length of the message. This includes bandwidth of links, error checking and correction, etc. #### Store-and-Forward Routing - A message traversing multiple hops is completely received at an intermediate hop before being forwarded to the next hop. - The total communication cost for a message of size *m* words to traverse *l* communication links is $$t_{comm} = t_s + (mt_w + t_h)l.$$ • In most platforms, $t_h$ is small and the above expression can be approximated by $$t_{comm} = t_s + mlt_w$$ . ### **Packet Routing** - Store-and-forward makes poor use of communication resources. - Packet routing breaks messages into packets and pipelines them through the network. - Since packets may take different paths, each packet must carry routing information, error checking, sequencing, and other related header information. - The total communication time for packet routing is approximated by: $t_{comm} = t_s + t_h l + t_w m$ . • The factor $t_w$ accounts for overheads in packet headers. ### **Cut-Through Routing** - Takes the concept of packet routing to an extreme by further dividing messages into basic units called flits. - Since flits are typically small, the header information must be minimized. - This is done by forcing all flits to take the same path, in sequence. - A tracer message first programs all intermediate routers. All flits then take the same route. - Error checks are performed on the entire message, as opposed to flits. - No sequence numbers are needed. ### **Cut-Through Routing** The total communication time for cut-through routing is approximated by: $$t_{comm} = t_s + t_h l + t_w m.$$ • This is identical to packet routing, however, $t_w$ is typically much smaller. # Simplified Cost Model for Communicating Messages - The cost of communicating a message between two nodes I hops away using cut-through routing is given by $t_{comm} = t_s + lt_h + t_w m$ . - In this expression, $t_h$ is typically smaller than $t_s$ and $t_w$ . For this reason, the second term in the RHS does not show, particularly, when m is large. - Furthermore, it is often not possible to control routing and placement of tasks. - For these reasons, we can approximate the cost of message transfer by $t_{comm} = t_s + t_w m$ . # Simplified Cost Model for Communicating Messages - It is important to note that the original expression for communication time is valid for only uncongested networks. - If a link takes multiple messages, the corresponding $t_w$ term must be scaled up by the number of messages. - Different communication patterns congest different networks to varying extents. - It is important to understand and account for this in the communication time accordingly. # Cost Models for Shared Address Space Machines - While the basic messaging cost applies to these machines as well, a number of other factors make accurate cost modeling more difficult. - Memory layout is typically determined by the system. - Finite cache sizes can result in cache thrashing. - Overheads associated with invalidate and update operations are difficult to quantify. - Spatial locality is difficult to model. - Prefetching can play a role in reducing the overhead associated with data access. - False sharing and contention are difficult to model. ### Routing Mechanisms for Interconnection Networks How does one compute the route that a message takes from source to destination? - Routing must prevent deadlocks for this reason, we use dimension-ordered or e-cube routing. - Routing must avoid hot-spots for this reason, twostep routing is often used. In this case, a message from source s to destination d is first sent to a randomly chosen intermediate processor i and then forwarded to destination d. #### Case Studies: The IBM Blue-Gene Architecture #### Case Studies: The Cray T3E Architecture Interconnection network of the Cray T3E: (a) node architecture; (b) network topology. #### Case Studies: The SGI Origin 3000 Architecture 32 Processor Configuration